
23
External trigger
Table 11. External trigger specifications
Edge or level sensitive: user configurable for CMOS
compatible rising or falling edge, high or low level.
2 µs + 1 pacer clock cycle max
Schmitt trigger, 47 kΩ pull-down to ground
Schmitt trigger hysteresis
1.01 V typ
0.6 V min
1.5 V max
Input high voltage threshold
2.43 V typ
1.9 V min
3.1 V max
Input low voltage threshold
1.42 V typ
1.0 V min
2.0 V max
–0.5 V absolute min
0 V recommended min
External clock input/output
Table 12. External clock I/O specifications
AICKI: Input (receives A/D pacer clock from external source)
AICKO: Output (outputs internal A/D pacer clock)
Schmitt trigger, 47 kΩ pull-down to ground
Schmitt trigger hysteresis
1.01 V typ
0.6 V min
1.5 V max
Input high voltage threshold
2.43 V typ
1.9 V min
3.1 V max
Input low voltage threshold
1.42 V typ
1.0 V min
2.0 V max
–0.5 V absolute min
0 V recommended min
4.4 V min (IOH = –50 µA)
3.80 V min (IOH = –8 mA)
0.1 V max (IOL = 50 µA)
0.44 V max (IOL = 8 mA)
Commentaires sur ces manuels